DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

M41T80M6F 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
M41T80M6F
ST-Microelectronics
STMicroelectronics ST-Microelectronics
M41T80M6F Datasheet PDF : 27 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
M41T80
3
Clock operation
Clock operation
Note:
The M41T80 is driven by a quartz-controlled oscillator with a nominal frequency of
32,768 Hz. The accuracy of the real-time clock depends on the frequency of the quartz
crystal that is used as the time-base for the RTC.
The 20-byte register map (see Table 3: Clock register map on page 14) is used to both set
the clock and to read the date and time from the clock, in a binary coded decimal format.
Tenths/hundredths of seconds, minutes, and hours are contained within the first four
registers.
A WRITE to any clock register will result in the tenths/hundredths of seconds being reset to
“00,” and tenths/hundredths of seconds cannot be written to any value other than “00.”
Bits D6 and D7 of clock register 03h (century/hours register) contain the CENTURY
ENABLE bit (CEB) and the CENTURY bit (CB). Setting CEB to a '1' will cause CB to toggle,
either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial
state). If CEB is set to a '0,' CB will not toggle. Bits D0 through D2 of Register 04h contain
the day (day of week). Registers 05h, 06h, and 07h contain the date (day of month), month
and years. The ninth clock register is the control register. Bit D7 of register 01h contains the
STOP bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is
expected to spend a significant amount of time on the shelf, the oscillator may be stopped to
reduce current drain. When reset to a '0' the oscillator restarts within four seconds (typically
one second).
The eight clock registers may be read one byte at a time, or in a sequential block. Provision
has been made to assure that a clock update does not occur while any of the eight clock
addresses are being read. If a clock address is being read, an update of the clock registers
will be halted. This will prevent a transition of data during the READ.
3.1
Clock registers
The M41T80 offers 20 internal registers which contain clock, alarm, 32 KHz, flag, square
wave, and control data. These registers are memory locations which contain external (user
accessible) and internal copies of the data (usually referred to as BiPORTcells). The
external copies are independent of internal functions except that they are updated
periodically by the simultaneous transfer of the incremented internal copy. The internal
divider (or clock) chain will be reset upon the completion of a WRITE to any clock address.
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume either due to a stop condition or when
the pointer increments to any non-clock address (08h-13h).
Clock and alarm registers store data in BCD. Control, 32 KHz, and square wave registers
store data in binary format.
Doc ID 9074 Rev 5
13/27

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]