DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD7890SQ-2 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD7890SQ-2 Datasheet PDF : 29 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
In the self-clocking mode, the AD7890 indicates when
conversion is complete by bringing the RFS line low and
initiating a serial data transfer. In the external clocking mode,
there is no indication of when conversion is complete. In many
applications, this is not a problem as the data can be read from
the part during conversion or after conversion. However,
applications that seek to achieve optimum performance from
the AD7890 has to ensure that the data read does not occur
during conversion or during 500 ns prior to the rising edge
of CONVST.
This can be achieved in either of two ways. The first is to ensure
in software that the read operation is not initiated until 5.9 μs
after the rising edge of CONVST. This is only possible if the
software knows when the CONVST command is issued. The
second scheme would be to use the CONVST signal as both the
conversion start signal and an interrupt signal. The simplest
way to do this is to generate a square wave signal for CONVST
with high and low times of 5.9 μs (see Figure 8). Conversion is
initiated on the rising edge of CONVST. The falling edge of
AD7890
CONVST occurs 5.9 μs later and can be used as either an active
low or falling edge-triggered interrupt signal to tell the
processor to read the data from the AD7890. Provided the read
operation is completed 500 ns before the rising edge of
CONVST, the AD7890 operates to specification.
This scheme limits the throughput rate to 11.8 μs minimum.
However, depending upon the response time of the
microprocessor to the interrupt signal and the time taken by the
processor to read the data, this may be the fastest which the
system could have operated. In any case, the CONVST signal
does not have to have a 50:50 duty cycle. This can be tailored to
optimize the throughput rate of the part for a given system.
Alternatively, the CONVST signal can be used as a normal
narrow pulse width. The rising edge of CONVST can be used as
an active high or rising edge-triggered interrupt. A software
delay of 5.9 μs can then be implemented before data is read
from the part.
CONVST
SCLK
RFS
TFS
tCONVERT
500ns MIN
CONVERSION IS
INITIATED AND
TRACK/HOLD GOES
INTO HOLD
CONVERSION MICROPROCESSOR
ENDS 5.9µs
INT SERVICE
LATER
OR POLLING
ROUTINE
SERIAL READ
AND WRITE
OPERATIONS
READ AND WRITE
OPERATIONS SHOULD
END 500ns PRIOR
TO NEXT RISING
EDGE OF CONVST
Figure 8. CONVST Used as Status Signal in External Clocking Mode
NEXT CONVST
RISING EDGE
Rev. C | Page 15 of 28

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]