DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

OR2T40A-7BA352 查看數據表(PDF) - Lattice Semiconductor

零件编号
产品描述 (功能)
生产厂家
OR2T40A-7BA352
Lattice
Lattice Semiconductor Lattice
OR2T40A-7BA352 Datasheet PDF : 192 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
ORCA Series 2 FPGAs
Data Sheet
January 2002
Interquad Routing (continued)
PIC Interquad (MID) Routing
Between the PICs in each quadrant, there is also con-
nectivity between the PIC routing and the interquad
routing. These blocks are called LMID (left), TMID
(top), RMID (right), and BMID (bottom). The TMID rout-
ing is shown in Figure 33. As with the hIQ and vIQ
blocks, the only connectivity to the PIC routing is to the
global PXH and PXL lines.
The PXH lines from the one quadrant can be con-
nected through a CIP to its counterpart in the opposite
quadrant, providing a path that spans the array of PICs.
Since a passive CIP is used to connect the two PXH
lines, a 3-state signal can be routed on the two PXH
lines in the opposite quadrants, and then connected
through this CIP. As with the hIQ and vIQ blocks, CIPs
and buffers allow nibble-wide connections between the
interquad lines, the XH lines, and the XL lines.
PXL[1]
PXL[0]
PXH[3]
PXH[2]
PXH[1]
PXH[0]
PX4[3]
PX4[2]
PX4[1]
PX4[0]
PX1[3]
PX1[2]
PX1[1]
PX1[0]
PXL[1]
PXL[0]
PXH[3]
PXH[2]
PXH[1]
PXH[0]
PX4[3]
PX4[2]
PX4[1]
PX4[0]
PX1[3]
PX1[2]
PX1[1]
PX1[0]
HX4[3]
HX4[2]
HX4[1]
HX4[0]
HX4[3]
HX4[2]
HX4[1]
HX4[0]
Figure 33. Top (TMID) Routing
5-4201(F).r4
36
Lattice Semiconductor

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]