DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD5697R 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD5697R Datasheet PDF : 27 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
AD5697R
Data Sheet
READ OPERATION
When reading data back from the AD5697R DACs, the user
begins with an address byte (R/W = 0), after which the DAC
acknowledges that it is prepared to receive data by pulling SDA
low. This address byte must be followed by the control byte that
determines both the read command that is to follow and the
pointer address to read from, which is also acknowledged by the
DAC. The user configures which channel to read back and sets
the readback command to active using the control byte. Following
this, there is a repeated start condition by the master and the
address is resent with R/W = 1. This is acknowledged by the
DAC, indicating that it is prepared to transmit data. Two bytes
of data are then read from the DAC, as shown in Figure 44. A
NACK condition from the master, followed by a STOP condition,
completes the read sequence. Default readback is Channel A if
both DACs are selected.
1
9
SCL
MULTIPLE DAC READBACK SEQUENCE
The user begins with an address byte (R/W = 0), after which the
DAC acknowledges that it is prepared to receive data by pulling
SDA low. This address byte must be followed by the control byte,
which is also acknowledged by the DAC. The user configures
which channel to start the readback using the control byte.
Following this, there is a repeated start condition by the master,
and the address is resent with R/W = 1. This is acknowledged
by the DAC, indicating that it is prepared to transmit data. The
first two bytes of data are then read from DAC Input Register A
that is selected using the control byte, most significant byte first,
as shown in Figure 44. The next four bytes read back are don’t care
bytes, and the next two bytes of data are the contents of DAC
Input Register B. Data continues to be read from the DAC input
registers in this auto-incremental fashion, until a NACK followed
by a stop condition follows. If the contents of DAC Input Register B
are read out, the next bytes of data that are read are from the
contents of DAC Input Register A.
1
9
SDA
0
0
0
1
1 A1
A0 R/W
DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16
START BY
MASTER
FRAME 1
SLAVE ADDRESS
ACK. BY
AD5697R
FRAME 2
COMMAND BYTE
ACK. BY
AD5697R
1
9
1
9
SCL
SDA
0
0
REPEATED START BY
MASTER
0
1
1 A1
FRAME 3
SLAVE ADDRESS
1
SCL
(CONTINUED)
A0 R/W
DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8
ACK. BY
AD5697R
ACK. BY
MASTER
9
SDA
(CONTINUED)
DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
FRAME 5
SLAVE ADDRESS
SIGNIFICANT DATA BYTE n
NACK. BY STOP BY
MASTER MASTER
Figure 44. I2C Read Operation
Rev. B | Page 20 of 27

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]