DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD5821AD-WAFER 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD5821AD-WAFER
ADI
Analog Devices ADI
AD5821AD-WAFER Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD5821A
AC SPECIFICATIONS
VDD = 2.7 V to 5.5 V, AGND = DGND = 0 V, RL = 25 Ω connected to VDD, unless otherwise noted.
Table 2.
Parameter
Output Current Settling Time
Slew Rate
Major Code Change Glitch
Impulse
Digital Feedthrough3
B Version1, 2
Min Typ Max
250
0.3
0.15
0.06
Unit
μs
mA/μs
nA-sec
nA-sec
1 Temperature range for the B version is −40°C to +85°C.
2 Guaranteed by design and characterization; not production tested.
3 See the Terminology section.
Test Conditions/Comments
VDD = 3.6 V, RL = 25 Ω, LL = 680 μH, ¼ scale to ¾ scale change (0x100 to 0x300)
1 LSB change around major carry
TIMING SPECIFICATIONS
VDD = 2.7 V to 3.6 V. All specifications TMIN to TMAX, unless otherwise noted.
Table 3.
Parameter1
fSCL
t1
t2
t3
t4
t5
t6 2
t7
t8
t9
t10
t11
CB
B Version
Limit at TMIN, TMAX
400
2.5
0.6
1.3
0.6
100
0.9
0
0.6
0.6
1.3
300
0
250
300
20 + 0.1 CB3
400
Unit
kHz max
μs min
μs min
μs min
μs min
ns min
μs max
μs min
μs min
μs min
μs min
ns max
ns min
ns max
ns max
ns min
pF max
Description
SCL clock frequency
SCL cycle time
tHIGH, SCL high time
tLOW, SCL low time
tHD, STA, start/repeated start condition hold time
tSU, DAT, data setup time
tHD, DAT, data hold time
tSU, STA, setup time for repeated start
tSU, STO, stop condition setup time
tBUF, bus free time between a stop condition and a start condition
tR, rise time of both SCL and SDA when receiving
Can be CMOS driven
tF, fall time of SDA when receiving
tF, fall time of both SCL and SDA when transmitting
Capacitive load for each bus line
1 Guaranteed by design and characterization; not production tested.
2 A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the VINH MIN of the SCL signal) to bridge the undefined region of the SCL falling edge.
3 CB is the total capacitance of one bus line in pF. tR and tF are measured between 0.3 VDD and 0.7 VDD.
Timing Diagram
SDA
t9
t3
t10
t11
t4
SCL
t4
START
CONDITION
t6
t2
t5
t7
t1
REPEATED
START
CONDITION
Figure 2. 2-Wire Serial Interface Timing Diagram
t8
STOP
CONDITION
Rev. 0 | Page 4 of 16

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]