DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD7472AR(2000) 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD7472AR
(Rev.:2000)
ADI
Analog Devices ADI
AD7472AR Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
AD7470/AD7472
control line is actually three memory select lines. Internal
ADDR2524 are decoded into MS3-0, these lines are then asserted
as chip selects. The DMAR1 (DMA Request 1) is used in this
setup as the interrupt to signal end of conversion. The rest of
the interface is standard handshaking operation.
OPTIONAL
ADDR0ADDR23
ADDRESS BUS
CONVST
MSX
ADSP-21065L*
DMAR1
RD
ADDRESS
LATCH
ADDRESS
BUS
ADDRESS
DECODER
D0D31
DATA BUS
AD7470/
AD7472*
CS
BUSY
RD
DB0DB9
(DB11)
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 27. Interfacing to ADSP-21065L
AD7470/AD7472 to TMS320C25 Interface
Figure 28 shows an interface between the AD7470/AD7472
and the TMS320C25. The CONVST signal can be applied
from the TMS320C25 or from an external source. The BUSY
line interrupts the digital signal processor when conversion is
completed. The TMS320C25 does not have a separate RD
output to drive the AD7470/AD7472 RD input directly. This
has to be generated from the processor STRB and R/W outputs
with the addition of some glue logic. The RD signal is OR-gated
with the MSC signal to provide the WAIT state required in the
read cycle for correct interface timing. The following instruction
is used to read the conversion from the AD7470/AD7472:
IN D,ADC
where D is Data Memory address and the ADC is the AD7470/
AD7472 address. The read operation must not be attempted
during conversion.
OPTIONAL
A0A15
TMS320C25*
IS
ADDRESS BUS
ADDRESS
DECODER
STRB
R/W
READY
MSC
DMD0DMD15
DATA BUS
CONVST
AD7470/
AD7472*
CS
BUSY
RD
DB0DB9
(DB11)
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 28. Interfacing to the TMS320C25
AD7470/AD7472 to PIC17C4x Interface
Figure 29 shows a typical parallel interface between the AD7470/
AD7472 and PIC17C42/43/44. The microcontroller sees the
A/D as another memory device with its own specific memory
address on the memory map. The CONVST signal can either be
controlled by the microcontroller or an external source. The
BUSY signal provides an interrupt request to the microcontroller
when a conversion ends. The INT pin on the PIC17C42/43/44
must be configured to be active on the negative edge. PORTC
and PORTD of the microcontroller are bidirectional and used
to address the AD7470/AD7472 and also to read in the 10-bit
(AD7470) or 12-bit (AD7472) data. The OE pin on the PIC
can be used to enable the output buffers on the AD7470/AD7472
and preform a read operation.
OPTIONAL
PIC17C4x*
AD0AD15
ALE
OE
INT
ADDRESS
LATCH
ADDRESS
DECODER
CONVST
DB0DB9
(DB11)
AD7470/
AD7472*
CS
RD
BUSY
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 29. Interfacing to the PIC17C4x
AD7470/AD7472 to 80C186 Interface
Figure 30 shows the AD7470/AD7472 interfaced to the 80C186
microprocessor. The 80C186 DMA controller provides two
independent high speed DMA channels where data transfer can
occur between memory and I/O spaces. (The AD7470/AD7472
occupies one of these I/O spaces.) Each data transfer consumes
two bus cycles, one cycle to fetch data and the other to store
data.
After the AD7470/AD7472 has finished conversion, the BUSY
line generates a DMA request to Channel 1 (DRQ1). As a result
of the interrupt, the processor performs a DMA READ opera-
tion which also resets the interrupt latch. Sufficient priority
must be assigned to the DMA channel to ensure that the DMA
request will be serviced before the completion of the next con-
version. This configuration can be used with 6 MHz and 8 MHz
80C186 processors.
AD0AD15
A16A19
ALE
80C186*
ADDRESS/DATA BUS
ADDRESS
LATCH
ADDRESS
BUS
ADDRESS
DECODER
OPTIONAL
CONVST
AD7470/
AD7472*
CS
DRQ1
RD
QR
S
DATA BUS
BUSY
RD
DB0DB9
(DB11)
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 30. Interfacing to the 80C186
REV. A
15

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]