DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SMM151 查看數據表(PDF) - Summit Microelectronics

零件编号
产品描述 (功能)
生产厂家
SMM151 Datasheet PDF : 23 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SMM151/152
Preliminary Datasheet
PIN DESCRIPTIONS
Pin
Number
Pin
Type
Pin Name
28
I/O
SDA
1
I
SCL
2
I
A2
4
I
A1
6
I
A0
I/O GPIO0,1,2,3
3, 9, 22, 27
NC
NC
8
I
WP
10, 13
20
14
15
18
17
26
16
21
23
CAP
O
I
I
I
I
PWR
O
PWR
PWR
CAPM+, -
TRIM
VM+
VM-
CS+
CS-
VREF
CAPC
VDD
VDD_CAP
7
GND
GND
24
I
MUP
25
I
MDN
19
I
COMP1
12
I
COMP2
11
O
FAULT#
Pin Description
I2C Bi-directional data line
I2C clock input.
The address pins are biased either to VDD, GND or left floating. This allows
for a total of 21 distinct device addresses. When communicating with the
SMM151/2 over the 2-wire bus these pins provide a mechanism for
assigning a unique bus address.
SMM152: General purpose inputs/outputs.
SMM151: No Connect.
Programmable Write Protect active high/low input. When asserted, writes to
the configuration registers and general purpose EE are not allowed. The
WP input is internally tied to VDD with a 50Kresistor.
External capacitor inputs used to filter the VM+/VM- inputs, 0.22µF.
Output voltage used to control and/or margin converter voltages. Connect to
the converter trim input.
Voltage monitor input. Connect to the DC-DC converter positive sense line
or it’s +Vout pin.
Voltage monitor input. Connect to the DC-DC converter negative sense line
or it’s -Vout pin.
Current monitor input + side. Connect to the input supply side of the current
sense resistor.
Current monitor input - side. Connect to the load side of the current sense
resistor.
Internal reference voltage of 1.25V. Connect to GND through a 0.1uF
capacitor to improve noise immunity.
External capacitor input used to filter the CS+/CS- input. Typical value: 1uF.
Power supply of the part.
External capacitor input used to filter the internal VDD supply rail.
Ground of the part. The SMM151/2 ground pin should be connected to the
ground of the device under control or to a star point ground. PCB layout
should take into consideration ground drops.
Margin up command input. Asserted high. The MUP input is internally tied to
VDD with a 50Kresistor.
Margin down command input. Asserted high. The MDN input is internally
tied to VDD with a 50Kresistor.
COMP1 and COMP2 are high impedance inputs, each connected internally
to a comparator and compared against the internally programmable VREF
voltage. Each comparator can be independently programmed to monitor for
UV or OV. The monitor level is set externally with a resistive voltage
divider.
When either of the COMP1 or COMP2 inputs are in fault the open-drain
FAULT# output will be pulled low. A configuration option exists to disable
the FAULT# output while the device is margining.
Summit Microelectronics, Inc
2131 2.1 8/15/2008
4

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]