DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

WM8739 查看數據表(PDF) - Wolfson Microelectronics plc

零件编号
产品描述 (功能)
生产厂家
WM8739
Wolfson
Wolfson Microelectronics plc Wolfson
WM8739 Datasheet PDF : 35 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
WM8739 / WM8739L
Advanced Information
ADCLRC
BCLK
LEFT CHANNEL
1/fs
RIGHT CHANNEL
ADCDAT
123
MSB
n-2 n-1 n
LSB
123
MSB
n-2 n-1 n
LSB
Figure 15 Right Justified Mode
DSP mode is where the left channel MSB is available on either the 1st or 2nd rising edge of BCLK
(selectable by LRP) following a LRCLK transition high. Right channel data immediately follows left
channel data.
1/fs
ADCLRC
1 BCLK
BCLK
ADCDAT
LEFT CHANNEL
RIGHT CHANNEL
123
n-2 n-1 n 1 2 3
MSB
LSB
Input Word Length (IWL)
n-2 n-1 n
Note: Input word length is defined by the IWL register, LRP = 1
Figure 16 DSP Mode
The ADC digital audio interface modes are software configurable as indicated in Figure 16. Note that
dynamically changing the software format may results in erroneous operation of the interfaces and is
therefore not recommended.
The length of the digital audio data is programmable at 16/20/24 or 32 bits. Refer to the software
control table below. The data is signed 2’s complement. The ADC digital filters process data using 24
bits. If the ADC is programmed to output 16 or 20 bit data then it strips the LSBs from the 24 bit data.
If the ADC is programmed to output 32 bits then it packs the LSBs with zeros.
ADCDAT is always an output. It powers up and returns from standby ‘low’.
ADCLRC and BCLK can be either outputs or inputs depending on whether the device is configured
as a master or slave. If the device is a master then the ADCLRC and BCLK signals are outputs that
default low. If the device is a slave then the ADCLRC and BCLK are inputs.
AI Rev 2.2 September 2001
17

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]