DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MCF5271CVM100 查看數據表(PDF) - Freescale Semiconductor

零件编号
产品描述 (功能)
生产厂家
MCF5271CVM100
Freescale
Freescale Semiconductor Freescale
MCF5271CVM100 Datasheet PDF : 42 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
Electrical Characteristics
Table 10. HiP7 PLLMRFM Electrical Specifications1 (continued)
Num
Characteristic
Symbol
Min.
Value
Max.
Value
Unit
6 XTAL Load Capacitance5
7
PLL Lock Time 5, 7,13
tlpll
8
Power-up To Lock Time 5, 6,8
tlplk
With Crystal Reference (includes 5 time)
Without Crystal Reference9
5
30
pF
750
μs
11
ms
750
μs
9 1:1 Mode Clock Skew (between CLKOUT
tskew
–1
and EXTAL) 10
1
ns
10 Duty Cycle of reference 5
tdc
40
60
%
11 Frequency un-LOCK Range
fUL
–3.8
4.1
% fsys/2
12 Frequency LOCK Range
13 CLKOUT Period Jitter, 5, 6, 8,11, 12
Measured at fsys/2 Max
Peak-to-peak Jitter (Clock edge to clock
edge)
Long Term Jitter (Averaged over 2 ms
interval)
fLCK
Cjitter
–1.7
2.0
% fsys/2
5.0
% fsys/2
.01
14 Frequency Modulation Range Limit13,14
Cmod
0.8
(fsys/2 Max must not be exceeded)
2.2
%fsys/2
15 ICO Frequency. fico = fref × 2 × (MFD+2) 15
fico
48
150
MHz
1 All values given are initial design targets and subject to change.
2 All internal registers retain data at 0 Hz.
3 “Loss of Reference Frequency” is the reference frequency detected internally, which transitions the PLL
into self clocked mode.
4 Self clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls
below fLOR with default MFD/RFD settings.
5 This parameter is guaranteed by characterization before qualification rather than 100% tested.
6 Proper PC board layout procedures must be followed to achieve specifications.
7 This specification applies to the period required for the PLL to relock after changing the MFD frequency
control bits in the synthesizer control register (SYNCR).
8 Assuming a reference is available at power up, lock time is measured from the time VDD and VDDSYN are
valid to RSTOUT negating. If the crystal oscillator is being used as the reference for the PLL, then the
crystal start up time must be added to the PLL lock time to determine the total start-up time.
9 tlpll = (64 * 4 * 5 + 5 τ) Tref, where Tref = 1/Fref_crystal = 1/Fref_ext = 1/Fref_1:1, and τ = 1.57x10-6 2(MFD +
2).
10 PLL is operating in 1:1 PLL mode.
11 Jitter is the average deviation from the programmed frequency measured over the specified interval at
maximum fsys/2. Measurements are made with the device powered by filtered supplies and clocked by a
stable external clock signal. Noise injected into the PLL circuitry via VDDSYN and VSSSYN and variation in
crystal oscillator frequency increase the Cjitter percentage for a given interval.
12 Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of
Cjitter+Cmod.
13 Modulation percentage applies over an interval of 10μs, or equivalently the modulation rate is 100KHz.
14 Modulation rate selected must not result in fsys/2 value greater than the fsys/2 maximum specified value.
Modulation range determined by hardware design.
15 fsys/2 = fico / (2 * 2RFD)
MCF5271 Integrated Microprocessor Hardware Specification, Rev. 4
Freescale Semiconductor
21

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]