DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

NT128S64V88C0G-75B 查看數據表(PDF) - Nanya Technology

零件编号
产品描述 (功能)
生产厂家
NT128S64V88C0G-75B
Nanya
Nanya Technology Nanya
NT128S64V88C0G-75B Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
NT128S64V88C0G
128MB : 16M x 64
Unbuffered SDRAM Module
Serial Presence Detect -- Part 1 of 2
16Mx64 SDRAM DIMM based on 16Mx8, 4Banks, 4K Refresh, 3.3v SDRAMs with SPD
Byte
Description
SPD Entry Value
-7K
-75B
-8B
0 Number of Serial PD Bytes Written during Production
128
1 Total Number of Bytes in Serial PD device
256
2 Fundamental Memory Type
SDRAM
3 Number of Row Addresses on Assembly
12
4 Number of Column Addresses on Assembly
10
5 Number of DIMM Bank
1
6. Data Width of Assembly
X64
7 Data Width of Assembly (cont’)
X64
8 Voltage Interface Level of this Assembly
LVTTL
9 SDRAM Device Cycle Time at CL=3
7ns 7.5ns 8ns
10 SDRAM Device Access Time from Clock at CL=3
5.4ns 5.4ns 6ns
11 DIMM Configuration Type
Non-Parity
12 Refresh Rate/Type
SR/1x(15.625us)
13 Primary SDRAM Width
X8
14 Error Checking SDRAM Device Width
N/A
15 SDRAM Device Attributes: Min CLk Delay, Random Col Access
1 Clock
16 SDRAM Device Attributes: Burst Length Supported
1,2,4,8
SDRAM Device Attributes:
17
4
Number of Device Banks
18 SDRAM Device Attributes: CAS Latencies Supported
2/3
2/3
2/3
19 SDRAM Device Attributes: CS Latency
0
20 SDRAM Device Attributes: WE Latency
0
21 SDRAM Device Attributes
Unbuffered
Wr-1/Rd Burst, Precharge All,
22 SDRAM Device Attributes: General
Auto-Precharge, VDD +/-
10%
23 Minimum Clock Cycle at CL=2
7.5ns 10ns 10ns
24 Maximum Data Access Time from Clock at CL=2
5.4ns 6ns
6ns
25 Minimum Clock Cycle Time at CL=1
N/A
26 Maximum Data Access Time from Clock at CL=1
N/A
27 Minimum Row Precharge Time(tRP)
15ns 20ns 20ns
28 Minimum Row Active to Row Active delay (tRRD)
15ns 15ns 20ns
29 Minimum RAS to CAS delay (tRCD)
15ns 20ns 20ns
30 Minimum RAS Pulse Width (tRAS)
45ns 45ns 50ns
31 Module Bank Density
128MB
32 Address and Command Setup Time Before Clock
1.5ns 1.5ns 2ns
33 Address and Command Hold Time After Clock
0.8ns 0.8ns 1ns
34 Data Input Setup Time Before Clock
1.5ns 1.5ns 2ns
35 Data Input Hold Time After Clock
0.8ns 0.8ns 1ns
36-61 Reserved
Undefined
62 SPD Revision
1.2A 1.2A 1.2A
63 Checksum for byte 0 - 62
Checksum Data
Serial PD Data Entry
(Hexadecimal)
-7K
-75
-8B
80
08
04
0C
0A
01
40
00
01
70
75
80
54
54
60
00
80
08
00
01
0F
04
06
06
06
01
01
00
0E
75
A0
A0
54
60
60
00
00
0F
14
14
0F
0F
14
0F
14
14
2D
2D
32
20
15
15
20
08
08
10
15
15
20
08
08
10
00
12
12
12
E9
2F
76
Note
REV 1.0 07 / 2001
10
© NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]