DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LP61L1024 查看數據表(PDF) - AMIC Technology

零件编号
产品描述 (功能)
生产厂家
LP61L1024 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LP61L1024
128K X 8 BIT 3.3V HIGH SPEED LOW VCC CMOS SRAM
Features
General Description
n Single +3.3V power supply
n Access times: 12/15 ns (max.)
n Current: Operating: 170mA (max.)
Standby: 10mA (max.)
n Full static operation, no clock or refreshing required
n All inputs and outputs are directly TTL compatible
n Common I/O using three-state output
n Output enable and two chip enable inputs for easy
application
n Data retention voltage: 2.0V (min.)
n Available in 32-pin SOJ 300 mil, 32-pin TSOP and 32-
pin TSSOP and 36-pin CSP packages
The LP61L1024 is a low operating current 1,048,576-bit
static random access memory organized as 131,072 words
by 8 bits and operates on a single 3.3V power supply.
Inputs and three-state outputs are TTL compatible and
allow for direct interfacing with common system bus
structures.
Two chip enable inputs are provided for POWER-DOWN
and device enable and an output enable input is included
for easy interfacing.
Data retention is guaranteed at a power supply voltage as
low as 2.0V.
Product Family
Product
Family
LP61L1024
Operating
Temperature
VCC
Range
0°C ~ 70°C 3V ~ 3.6V
Speed
12/15 ns
Power Dissipation
Data Retention Standby Operating
(ICCDR, Typ.) (ISB1, Typ.) (ICC1, Typ.)
0.4mA
0.5mA
130mA
Package
Type
32L SOJ
32L TSOP
32L TSSOP
36B µBGA
1. Typical values are measured at VCC = 3.0V, TA = 25°C and not 100% tested.
2. Data retention current VCC = 2.0V.
(August, 2002, Version 2.1)
1
AMIC Technology, Inc.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]