DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

VSC9142 查看數據表(PDF) - Vitesse Semiconductor

零件编号
产品描述 (功能)
生产厂家
VSC9142 Datasheet PDF : 42 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
VITESSE
SEMICONDUCTOR CORPORATION
STS-48c Packet/ATM Over SONET/SDH Device
With Integrated Mux/Demux and Clock and Data Recovery
Preliminary Datasheet
VSC9142
Transmitted Aborted HDLC frames
Transmitted FCS Errored HDLC frames
Long packets read from Tx FIFO
Short packets read from Tx FIFO
Transmitted empty HDLC frames
Bytes pre octet-stuffing (excluding Abort sequences)
Bytes post octet-stuffing (excluding Abort sequences)
The SPE Transparent Mode is provided to allow the Tx FIFO content to be passed directly into the SPE
payload without further processing.
A timestamp signal TXTS is provided to indicate when the first word of a packet is read from the Tx
FIFO.
Transmit Path Overhead Processor (TPOP)
The H1 and H2 pointer byte values are programmable to support both SONET and SDH. Several pointer
functions are provided for diagnostics purposes. The remaining 47 H1 and H2 bytes are programmable.
The Path BIP-8 is computed and placed in the B3 byte of the current frame. It is possible to insert B3
errors for diagnostic purposes.
The number of Path BIP-8 errors detected in the Receive Path Overhead Processor (RPOP) is backre-
ported as Path REI in the G1 byte. Both individual and block mode backreporting for G1 are supported.
It is possible to enable/disable RDI-P insertion for each of the following alarms: LOS, LOF, AIS-L, AIS-
P, LOP-P, TIM-P, UNEQ-P, LCD-P and PLM-P. Both the latest and earlier definitions of RDI-P are sup-
ported.
The Path Signal Label (C2) byte value is programmable.
The Path Trace (J1) byte value is programmable.
The F2, H4, Z3, Z4, and Z5 bytes are programmable.
Transmit Line Overhead Processor (TLOP)
It is possible to insert programmable sets of K1 and K2 bytes into the outgoing data stream.
RDI-L can be automatically inserted during the detection of an LOS, LOF, or AIS-L alarm in the receive
data stream.
The Line BIP-384 code is computed and placed in the B2 bytes of the current frame. It is possible to
insert B2 errors for diagnostics purposes.
The number of Line BIP-384 errors detected in the Receive Line Overhead Processor (RLOP) is backre-
ported as Line REI in the M1 byte. Up to 255 errors can be backreported per frame in individual mode.
Both individual and block mode backreporting for M1 are supported. It is possible to insert M1 error
indications for diagnostics purposes.
The Synchronization Status value inserted in the S1 byte is programmable.
Page 8
VITESSE SEMICONDUCTOR CORPORATION
741 Calle Plano, Camarillo, CA 93012 805/388-3700 FAX: 805/987-5896
G52319-0, Rev. 3.1
6/12/00

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]