DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SSD0817Z(2002) 查看數據表(PDF) - Solomon Systech

零件编号
产品描述 (功能)
生产厂家
SSD0817Z
(Rev.:2002)
Solomon
Solomon Systech  Solomon
SSD0817Z Datasheet PDF : 43 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
VEE
This is the most negative voltage supply pin of the chip. It can be supplied externally or generated by the
internal DC-DC converter. If the internal DC-DC converter generates the voltage level at VEE, the voltage
level is used for internal referencing only. The voltage level at VEE pins is not used for driving external
circuitry.
C1P, C1N, C2N, C2P C3N and C4N
When internal DC-DC voltage converter is used, external capacitor(s) is/are connected between these
pins. Different connections result in different DC-DC converter multiple factors, for example, 2X, 3X, 4X or
5X. Please refer to the voltage converter section in the functional block description for detail description.
VL2, VL3, VL4 and VL5
These pins are outputs with voltage levels equal to the LCD driving voltage. All these voltage levels are
referenced to VDD. The voltage levels can be supplied externally or generated by the internal bias divider.
The bias divider is turned on once the output op-amp buffers are enabled. Please refer to the Set Power
Control Register command for detail description.
The voltage potential relationship is given as: VDD > VL2 > VL3 > VL4 > VL5 > VL6
In addition, assume the bias factor is known as a,
VL2 - VDD = 1/a * (VL6 - VDD)
VL3 - VDD = 2/a * (VL6 - VDD)
VL4 - VDD = (a-2)/a * (VL6 - VDD)
VL5 - VDD = (a-1)/a * (VL6 - VDD)
VL6
This pin outputs the most negative LCD driving voltage level. The VL6 can be supplied externally or
generated by the internal regulator. Please refer to the Set Power Control Register command for detail
description.
M/ S
This pin is the master/slave mode selection input. When this pin is pulled high, master mode is selected.
CL, M, MSTAT and DOF signals will become output pins of the slave devices.
When this pin is pulled low, slave mode is selected. CL, M, DOF will become input pins. The CL, M,
DOF signals are received from the master device. The MSTAT pin will stay at high impedance state.
CLS
This pin is the internal clock enable pin. When this pin is pulled high, the internal clock is enabled.
The internal clock will be disabled when CLS is pulled low. Under such circumstances, an external clock
source must be fed into the CL pin.
IIC1, IIC2
These pins are I2C-bus interface selection inputs. The IIC communication interface is enabled only when
IIC1is pulled low and IIC2 is pulled high.
SOLOMON
Rev 1.0
03/2002
8
SSD0817 Series

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]