DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

IS61LF12832A-6.5B3I 查看數據表(PDF) - Integrated Silicon Solution

零件编号
产品描述 (功能)
生产厂家
IS61LF12832A-6.5B3I
ISSI
Integrated Silicon Solution ISSI
IS61LF12832A-6.5B3I Datasheet PDF : 25 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
IS61(64)LF12832A, IS61(64)LF12836A, IS61(64)LF25618A
IS64VF12832A, IS61(64)VF12836A, IS61(64)VF25618A
ISSI ®
TRUTH TABLE(1-8)
OPERATION
ADDRESS CE CE2 CE2 ZZ ADSP ADSC ADV WRITE OE CLK DQ
Deselect Cycle, Power-Down
None H X
X
LX
L
X
X
X L-H High-Z
Deselect Cycle, Power-Down
None L
X
L
LL
X
X
X
X L-H High-Z
Deselect Cycle, Power-Down
None L
H
X
LL
X
X
X
X L-H High-Z
Deselect Cycle, Power-Down
None L
X
L
LH
L
X
X
X L-H High-Z
Deselect Cycle, Power-Down
None L
H
X
LH
L
X
X
X L-H High-Z
Snooze Mode, Power-Down
None X X X H X
X
X
X
X X High-Z
Read Cycle, Begin Burst
External L
L
H
LL
X
X
X
L L-H Q
Read Cycle, Begin Burst
External L
L
H
LL
X
X
X
H L-H High-Z
Write Cycle, Begin Burst
External L
L
H
LH
L
X
L
X L-H D
Read Cycle, Begin Burst
External L
L
H
LH
L
X
H
L L-H
Q
Read Cycle, Begin Burst
External L
L
H
LH
L
X
H
H L-H High-Z
Read Cycle, Continue Burst
Next
X
X
X
LH
H
L
H
L L-H Q
Read Cycle, Continue Burst
Next
X
X
X
LH
H
L
H
H L-H High-Z
Read Cycle, Continue Burst
Next
H
X
X
LX
H
L
H
L L-H Q
Read Cycle, Continue Burst
Next
H
X
X
LX
H
L
H
H L-H High-Z
Write Cycle, Continue Burst
Next
X
X
X
LH
H
L
L
X L-H D
Write Cycle, Continue Burst
Next
H
X
X
LX
H
L
L
X L-H D
Read Cycle, Suspend Burst
Current X
X
X
LH
H
H
H
L L-H Q
Read Cycle, Suspend Burst
Current X
X
X
LH
H
H
H
H L-H High-Z
Read Cycle, Suspend Burst
Current H
X
X
LX
H
H
H
L L-H Q
Read Cycle, Suspend Burst
Current H
X
X
LX
H
H
H
H L-H High-Z
Write Cycle, Suspend Burst
Current X
X
X
LH
H
H
L
X L-H D
Write Cycle, Suspend Burst
Current H
X
X
LX
H
H
L
X L-H D
NOTE:
1. X means “Don’t Care.” H means logic HIGH. L means logic LOW.
2. For WRITE, L means one or more byte write enable signals (BWa-d) and BWE are LOW or GW is LOW. WRITE = H for all
BWx, BWE, GW HIGH.
3. BWa enables WRITEs to DQa’s and DQPa. BWb enables WRITEs to DQb’s and DQPb. BWc enables WRITEs to DQc’s and
DQPc. BWd enables WRITEs to DQd’s and DQPd. DQPa and DQPb are available on the x18 version. DQPa-DQPd are
available on the x36 version.
4. All inputs except OE and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
5. Wait states are inserted by suspending burst.
6. For a WRITE operation following a READ operation, OE must be HIGH before the input data setup time and held HIGH during
the input data hold time.
7. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
8. ADSP LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte write
enable signals and BWE LOW or GW LOW for the subsequent L-H edge of CLK. See WRITE timing diagram for clarification.
PARTIAL TRUTH TABLE
Function
GW BWE
Read
H
H
Read
H
L
Write Byte 1
H
L
Write All Bytes
H
L
Write All Bytes
L
X
BWa
X
H
L
L
X
BWb
X
H
H
L
X
BWc
X
H
H
L
X
BWd
X
H
H
L
X
10
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
08/11/05

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]