DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

OR2C04A 查看數據表(PDF) - Lattice Semiconductor

零件编号
产品描述 (功能)
生产厂家
OR2C04A Datasheet PDF : 192 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
Data Sheet
January 2002
ORCA Series 2 FPGAs
FPGA States of Operation (continued)
VDD
RESET
PRGM
INIT
M[3:0]
CCLK
HDC
LDC
DONE
USER I/O
INTERNAL
RESET
(gsm)
INITIALIZATION
CONFIGURATION
START-UP
OPERATION
Figure 37. Initialization/Configuration/Start-Up Waveforms
5-4482(F)
All OR2CxxA I/Os operate as TTL inputs during cong-
uration (OR2TxxA/OR2TxxB I/Os are CMOS-only). All
I/Os that are not used during the conguration process
are 3-stated with internal pull-ups. During congura-
tion, the PLC latch/FFs are held set/reset and the inter-
nal BIDI buffers are 3-stated. The TRIDIs in the PICs
are not 3-stated. The combinatorial logic begins to
function as the FPGA is congured. Figure 37 shows
the general waveform of the initialization, conguration,
and start-up states.
Configuration
The ORCA Series FPGA functionality is determined by
the state of internal conguration RAM. This congura-
tion RAM can be loaded in a number of different
modes. In these conguration modes, the FPGA can
act as a master or a slave of other devices in the sys-
tem. The decision as to which conguration mode to
use is a system design issue. The next section dis-
cusses conguration in detail, including the congura-
tion data format and the conguration modes used to
load the conguration data in the FPGA.
Lattice Semiconductor
41

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]