DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SPT9101 查看數據表(PDF) - Fairchild Semiconductor

零件编号
产品描述 (功能)
生产厂家
SPT9101
Fairchild
Fairchild Semiconductor Fairchild
SPT9101 Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
TEST LEVEL CODES
TEST LEVEL
All electrical characteristics are subject to the
I
following conditions: All parameters having min/
max specifications are guaranteed. The Test
II
Level column indicates the specific device test-
ing actually performed during production and
III
Quality Assurance inspection. Any blank sec-
IV
tion in the data column indicates that the speci-
fication is not tested at the specified condition.
V
VI
TEST PROCEDURE
100% production tested at the specified temperature.
100% production tested at TA=25 °C, and sample
tested at the specified temperatures.
QA sample tested only at the specified temperatures.
Parameter is guaranteed (but not tested) by design
and characterization data.
Parameter is a typical value for information purposes
only.
100% production tested at TA = 25 °C. Parameter is
guaranteed over specified temperature range.
Figure 1 - Timing Diagram
Input
Acquisition
Time
Observed at
Hold Capacitor
Aperature
Delay
Output
CLK
Hold
Observed at
Amplifier Output
Track
Track-to-Hold
Settling
Hold
NCLK
TIMING SPECIFICATION DEFINITIONS
ACQUISITION TIME
This is the time it takes the SPT9101 to acquire the analog
signal at the internal hold capacitor when it makes a transition
from hold mode to track mode. (See figure 1.) The acquisition
time is measured from the 50% input clock transition point to
the point when the signal is within a specified error band at the
internal hold capacitor (ahead of the output amplifier). It does
not include the delay and settling time of the output amplifier.
Because the signal is internally acquired and settled at the
hold capacitor before the output voltage has settled, the
sampler can be put in hold mode before the output has settled.
TRACK-TO-HOLD SETTLING TIME
The time required for the output to settle to within 4 mV of its
final value.
APERTURE DELAY
The aperture delay time is the interval between the leading
edge transition of the clock input and the instant when the
input signal was equal to the held value. It is the difference
in time between the digital hold switch delay and the analog
signal propagation time. Because the analog propagation
time is longer than the digital delay in the SPT9101, the
aperture delay is a negative value.
SPT9101
4
12/30/99

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]