DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD7843ARU(Rev0) 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
生产厂家
AD7843ARU
(Rev.:Rev0)
ADI
Analog Devices ADI
AD7843ARU Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD7843
ANALOG INPUT
Figure 4 shows an equivalent circuit of the analog input struc-
ture of the AD7843 which contains a block diagram of the input
multiplexer, the differential input of the A/D converter and the
differential reference.
Table I shows the multiplexer address corresponding to each
analog input, both for the SER/DFR bit in the control register
set high and low. The control bits are provided serially to the
device via the DIN pin. For more information on the control
register see the Control Register section.
When the converter enters the hold mode, the voltage difference
between the +IN and –IN inputs (see Figure 4) is captured on
the internal capacitor array. The input current on the analog
inputs depends on the conversion rate of the device. During the
sample period, the source must charge the internal sampling
capacitor (typically 37 pF). Once the capacitor has been fully
charged, there is no further input current. The rate of charge
transfer from the analog source to the converter is a function of
conversion rate.
Acquisition Time
The track and hold amplifier enters its tracking mode on the
falling edge of the fifth DCLK after the START bit has been
detected (see Figure 13). The time required for the track and
hold amplifier to acquire an input signal will depend how
quickly the 37 pF input capacitance is charged. With zero
source impedance on the analog input three DCLK cycles will
always be sufficient to acquire the signal to the 12-bit level.
With a source impedance RIN on the analog input, the actual
acquisition time required is calculated using the formula:
tACQ = 8.4 × (RIN +100 ) × 37 pF
where RIN is the source impedance of the input signal, and
100 , 37 pF is the input RC value. Depending on the frequency
of DCLK used, three DCLK cycles may or may not be suffi-
cient to acquire the analog input signal with various source
impedance values.
VCC
X+
X
Y+
Y
REF
X+ Y+ EXT
ON-CHIP SWITCHES
X+
Y+
4-TO-1
IN3
MUX
IN4
3-TO-1
MUX
IN+
REF+
IN+ ADC CORE
INREF
3-TO-1
MUX
DATA OUT
XYGND
Figure 4. Equivalent Analog Input Circuit
REV. 0
–9–

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]