DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ATMEGA6450V-8AJ 查看數據表(PDF) - Atmel Corporation

零件编号
产品描述 (功能)
生产厂家
ATMEGA6450V-8AJ Datasheet PDF : 347 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
The EEPROM Address
Register – EEARH and EEARL
Bit
Read/Write
Initial Value
15
EEAR7
7
R
R/W
0
X
14
EEAR6
6
R
R/W
0
X
13
EEAR5
5
R
R/W
0
X
12
EEAR4
4
R
R/W
0
X
11
EEAR3
3
R
R/W
0
X
10
EEAR10
EEAR2
2
R/W
R/W
X
X
9
EEAR9
EEAR1
1
R/W
R/W
X
X
8
EEAR8
EEAR0
0
R/W
R/W
X
X
EEARH
EEARL
• Bits 15..11 – Res: Reserved Bits
These bits are reserved bits in the ATmega325/3250/645/6450 and will always read as
zero.
• Bits 10..0 – EEAR10..0: EEPROM Address
The EEPROM Address Registers – EEARH and EEARL specify the EEPROM address
in the 1/2K bytes EEPROM space. The EEPROM data bytes are addressed linearly
between 0 and 1023/2047. The initial value of EEAR is undefined. A proper value must
be written before the EEPROM may be accessed.
Note: EEAR10 is only valid for ATmega645 and ATmega6450.
The EEPROM Data Register –
EEDR
Bit
7
6
5
4
3
2
1
0
MSB
LSB
EEDR
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
0
0
0
0
0
0
0
0
• Bits 7..0 – EEDR7..0: EEPROM Data
For the EEPROM write operation, the EEDR Register contains the data to be written to
the EEPROM in the address given by the EEAR Register. For the EEPROM read oper-
ation, the EEDR contains the data read out from the EEPROM at the address given by
EEAR.
The EEPROM Control Register
– EECR
Bit
7
6
5
4
3
2
1
0
EERIE EEMWE EEWE
EERE
EECR
Read/Write
R
R
R
R
R/W
R/W
R/W
R/W
Initial Value
0
0
0
0
0
0
X
0
• Bits 7..4 – Res: Reserved Bits
These bits are reserved bits in the ATmega325/3250/645/6450 and will always read as
zero.
• Bit 3 – EERIE: EEPROM Ready Interrupt Enable
Writing EERIE to one enables the EEPROM Ready Interrupt if the I bit in SREG is set.
Writing EERIE to zero disables the interrupt. The EEPROM Ready interrupt generates a
constant interrupt when EEWE is cleared.
• Bit 2 – EEMWE: EEPROM Master Write Enable
The EEMWE bit determines whether setting EEWE to one causes the EEPROM to be
written. When EEMWE is set, setting EEWE within four clock cycles will write data to the
EEPROM at the selected address If EEMWE is zero, setting EEWE will have no effect.
When EEMWE has been written to one by software, hardware clears the bit to zero after
four clock cycles. See the description of the EEWE bit for an EEPROM write procedure.
• Bit 1 – EEWE: EEPROM Write Enable
20 ATmega325/3250/645/6450
2570A–AVR–09/04

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]