DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7B992-7LMB(2001) 查看數據表(PDF) - Cypress Semiconductor

零件编号
产品描述 (功能)
生产厂家
CY7B992-7LMB
(Rev.:2001)
Cypress
Cypress Semiconductor Cypress
CY7B992-7LMB Datasheet PDF : 15 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7B991
CY7B992
Switching Characteristics Over the Operating Range[2, 13] (continued)
Parameter
fNOM
tRPWH
tRPWL
tU
tSKEWPR
tSKEW0
tSKEW1
tSKEW2
tSKEW3
tSKEW4
tDEV
tPD
tODCV
tPWH
tPWL
tORISE
tOFALL
tLOCK
tJR
Description
Operating Clock
Frequency in MHz
FS = LOW[1, 2]
FS = MID[1, 2]
FS = HIGH[1, 2]
REF Pulse Width HIGH
REF Pulse Width LOW
Programmable Skew Unit
Zero Output Matched-Pair Skew
(XQ0, XQ1)[16, 17]
Zero Output Skew (All Outputs)[16, 18]
Output Skew (Rise-Rise, Fall-Fall, Same
Class Outputs)[16, 20]
Output Skew (Rise-Fall, Nominal-Inverted,
Divided-Divided)[16, 20]
Output Skew (Rise-Rise, Fall-Fall, Different
Class Outputs)[16, 20]
Output Skew (Rise-Fall, Nominal-Divided,
Divided-Inverted)[16, 20]
Device-to-Device Skew[14, 21]
Propagation Delay, REF Rise to FB Rise
Output Duty Cycle Variation[22]
Output HIGH Time Deviation from 50%[23, 24]
Output LOW Time Deviation from 50%[23, 24]
Output Rise Time[23, 25]
Output Fall Time[23, 25]
PLL Lock Time[26]
Cycle-to-Cycle Output
Jitter
RMS[14]
Peak-to-Peak[14]
CY7B9917
CY7B9927
Min. Typ. Max. Min. Typ. Max.
15
30
15
30
25
50
25
50
40
80
40
80[15]
5.0
5.0
5.0
5.0
See Table 1
0.1 0.25
0.1 0.25
0.3 0.75
0.6
1.0
0.3 0.75
0.6
1.0
1.0
1.5
1.0
1.5
0.7
1.2
0.7
1.2
1.2
1.7
1.2
1.7
1.65
1.65
0.7 0.0 +0.7 0.7 0.0 +0.7
1.2 0.0 +1.2 1.5 0.0 +1.5
3
5.5
3.5
5.5
0.15 1.5
2.5
0.5
3.0
5.0
0.15 1.5
2.5
0.5
3.0
5.0
0.5
0.5
25
25
200
200
Unit
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ps
ps
Document #: 38-07138 Rev. **
Page 8 of 15

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]