DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C037AV-20AXC(2011) 查看數據表(PDF) - Cypress Semiconductor

零件编号
产品描述 (功能)
生产厂家
CY7C037AV-20AXC
(Rev.:2011)
Cypress
Cypress Semiconductor Cypress
CY7C037AV-20AXC Datasheet PDF : 22 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
CY7C027V/027AV/028V
CY7C037AV/038V
Switching Waveforms(continued)
ADDRESS
Figure 7. Write Cycle No. 1: R/W Controlled Timing[28, 29, 30, 31]
tWC
OE
[32,33]
CE
R/W
DATA OUT
DATA IN
tAW
tSA
tPWE[31]
NOTE 35
tHZWE[34]
tSD
tHA
tLZWE
tHD
tHZOE[34]
NOTE 35
ADDRESS
[32,33]
CE
R/W
DATA IN
Figure 8. Write Cycle No. 2: CE Controlled Timing[28, 29, 30, 36]
tWC
tAW
tSA
tSCE
tHA
tSD
tHD
Notes
28. R/W must be HIGH during all address transitions.
29. A write occurs during the overlap (tSCE or tPWE) of a LOW CE or SEM and a LOW UB or LB.
30. tHA is measured from the earlier of CE or R/W or (SEM or R/W) going HIGH at the end of write cycle.
31. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of tPWE or (tHZWE + tSD) to allow the I/O drivers to turn off and data to be placed on
the bus for the required tSD. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified tPWE.
32. To access RAM, CE = VIL, SEM = VIH.
33. To access upper byte, CE = VIL, UB = VIL, SEM = VIH.
To access lower byte, CE = VIL, LB = VIL, SEM = VIH.
34. Transition is measured 500 mV from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not 100% tested.
35. During this period, the I/O pins are in the output state, and input signals must not be applied.
36. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high impedance state.
Document #: 38-06078 Rev. *E
Page 11 of 22

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]