DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1361A 查看數據表(PDF) - Cypress Semiconductor

零件编号
产品描述 (功能)
生产厂家
CY7C1361A Datasheet PDF : 26 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1361A
CY7C1363A
Burst Address Table (MODE = NC/VCC)
First
Address
(external)
Second
Address
(internal)
Third
Address
(internal)
Fourth
Address
(internal)
A...A00
A...A01
A...A10
A...A11
A...A01
A...A00
A...A11
A...A10
A...A10
A...A11
A...A00
A...A01
A...A11
A...A10
A...A01
A...A00
Burst Address Table (MODE = GND)
First
Address
(external)
A...A00
A...A01
A...A10
A...A11
Second
Address
(internal)
A...A01
A...A10
A...A11
A...A00
Third
Address
(internal)
A...A10
A...A11
A...A00
A...A01
Fourth
Address
(internal)
A...A11
A...A00
A...A01
A...A10
Truth Table[3, 4, 5, 6, 7, 8, 9]
Operation
Address Used CE CE2 CE2 ADSP ADSC ADV Write OE CLK
Deselected Cycle, Power-down None
HX X
X
L
X
X
X L-H
Deselected Cycle, Power-down None
LX L
L
X
X
X
X L-H
Deselected Cycle, Power-down None
LH X
L
X
X
X
X L-H
Deselected Cycle, Power-down None
LX L
H
L
X
X
X L-H
Deselected Cycle, Power-down None
LH X
H
L
X
X
X L-H
Read Cycle, Begin Burst
External
LL H
L
X
X
X
L L-H
Read Cycle, Begin Burst
External
LL H
L
X
X
X
H L-H
Write Cycle, Begin Burst
External
LL H H
L
X
L
X L-H
Read Cycle, Begin Burst
External
LL H H
L
X
H
L L-H
Read Cycle, Begin Burst
External
LL H H
L
X
H H L-H
Read Cycle, Continue Burst Next
XX X
H
H
L
H
L L-H
Read Cycle, Continue Burst Next
XX X
H
H
L
H H L-H
Read Cycle, Continue Burst Next
HX X
X
H
L
H
L L-H
Read Cycle, Continue Burst Next
HX X
X
H
L
H H L-H
Write Cycle, Continue Burst Next
XX X
H
H
L
L
X L-H
Write Cycle, Continue Burst Next
HX X
X
H
L
L
X L-H
Read Cycle, Suspend Burst Current
XX X
H
H
H
H
L L-H
Read Cycle, Suspend Burst Current
XX X
H
H
H
H H L-H
Read Cycle, Suspend Burst Current
HX X
X
H
H
H
L L-H
Read Cycle, Suspend Burst Current
HX X
X
H
H
H H L-H
Write Cycle, Suspend Burst Current
XX X
H
H
H
L
X L-H
Write Cycle, Suspend Burst Current
HX X
X
H
H
L
X L-H
DQ
High-Z
High-Z
High-Z
High-Z
High-Z
Q
High-Z
D
Q
High-Z
Q
High-Z
Q
High-Z
D
D
Q
High-Z
Q
High-Z
D
D
Notes:
3. X = Dont Care.H = logic HIGH. L = logic LOW.
For X36 product, Write = L means [BWE + BWa*BWb*BWc*BWd]*GW equals LOW. Write = H means [BWE + BWa*BWb*BWc*BWd]*GW equals HIGH.
For X18 product, Write = L means [BWE + BWa*BWb]*GW equals LOW. Write = H means [BWE + BWa*BWb]*GW equals HIGH.
4. BWa enables Write to DQa. BWb enables Write to DQb. BWc enables Write to DQc. BWd enables Write to DQd.
5. All inputs except OE must meet set-up and hold times around the rising edge (LOW to HIGH) of CLK.
6. Suspending burst generates wait cycle.l
7. For a Write operation following a Read operation, OE must be HIGH before the input data required set-up time plus High-Z time for OE and staying HIGH
throughout the input data hold time.
8. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
9. ADSP LOW along with chip being selected always initiates a Read cycle at the L-H edge of CLK. A Write cycle can be performed by setting Write LOW for the
CLK L-H edge of the subsequent wait cycle. Refer to Write timing diagram for clarification.
Document #: 38-05259 Rev. *A
Page 8 of 26

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]