DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HSD4M64B4W 查看數據表(PDF) - Hanbit Electronics Co.,Ltd

零件编号
产品描述 (功能)
生产厂家
HSD4M64B4W Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
HANBit
HSD4M64B4W
SIMPLIFIED TRUTH TABLE
COMMAND
CK
E
n-1
CK
E
n
/C
S
/R
A
S
/C
A
S
/W
E
D
Q
M
BA
0,1
A10/
AP
A11
A9~A0
Register Mode register set
H X LL LL X
OP code
Auto refresh
H
H
L L LH X
X
Self Entry
L
Refresh
refres
L H HH
Exit
LH
X
X
h
HX XX
Bank active & row addr.
H X L L HH X
V
Row address
Auto
precharge
Read &
disable
column
H X LH LH X
V
Auto
precharge
address
disable
L
Column
Address
H
(A0 ~ A7)
Auto
precharge
Write &
disable
column
H X LHLL X
V
Column
L
Address
(A0 ~ A7)
address Auto
precharge
H
disable
Burst Stop
H X L L HL X
X
Precharg Bank selection
e
All banks
V
L
H X L L HL X
X
X
H
HX XX
Clock suspend or Entry
HL
X
L V VV
X
active power down
Exit
L H XX XX X
HX XX
Entry
HL
X
Precharge power
L H HH
X
down mode
HX XX
Exit
LH
X
L V VV
DQM
H
X
V
X
HX X
X
No operation command
HX
X
X
LH H
H
(V=Valid, X=Don't care, H=Logic high, L=Logic low)
Notes :
1. OP Code : Operand code
A0 ~ A11 & BA0 ~ BA1 : Program keys. (@ MRS)
2. MRS can be issued only at all banks precharge state.
A new command can be issued after 2 CLK cycles of MRS.
3. Auto refresh functions are as same as CBR refresh of DRAM.
The automatical precharge without row precharge command is meant by "Auto".
Auto/self refresh can be issued only at all banks precharge state.
4. BA0 ~ BA1 : Bank select addresses.
If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected.
If both BA0 is "Low" and BA1 is "High" at read, write, row active and precharge, bank B is selected.
If both BA0 is "High" and BA1 is "Low" at read, write, row active and precharge, bank C is selected.
If both BA0 and BA1 are "High" at read, write, row active and precharge, bank D is selected.
If A10/AP is "High" at row precharge, BA0 and BA1 is ignored and all banks are selected.
5. During burst read or write with auto precharge, new read/write command can not be issued.
Another bank read/write command can be issued after the end of burst.
New row active of the associated bank can be issued at tRP after the end of burst.
6. Burst stop command is valid at every burst length.
7. DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (Write DQM latency is 0),
but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2)
NOTE
1,2
3
3
3
3
4
4,5
4
4,5
6
7
URLwww.hbe.co.kr
Rev.0.0 (March / 2002)
9
HANBit Electronics Co.,Ltd.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]