Physical Dimensions
4.90±0.10 A
(0.635)
8
5
B
6.00±0.20
3.90±0.10
1.75
0.65
5.60
PIN ONE
1
INDICATOR
0.175±0.75
4
1.27
0.25
1.27
C B A LAND PATTERN RECOMMENDATION
SEE DETAIL A
1.75 MAX
C
0.42±0.09
0.22±0.30
0.10
OPTION A - BEVEL EDGE
R0.10
R0.10
8°
0°
0.65±0.25
(0.86) x 45°
GAGE PLANE
0.36
SEATING PLANE
(1.04)
DETAIL A
SCALE: 2:1
OPTION B - NO BEVEL EDGE
NOTES: UNLESS OTHERWISE SPECIFIED
A) THIS PACKAGE CONFORMS TO JEDEC
MS-012, VARIATION AA.
B) ALL DIMENSIONS ARE IN MILLIMETERS.
C) DIMENSIONS DO NOT INCLUDE MOLD
FLASH OR BURRS.
D) LANDPATTERN STANDARD: SOIC127P600X175-8M.
E) DRAWING FILENAME: M08Arev15
F) FAIRCHILD SEMICONDUCTOR.
Figure 37.8-Lead, Small Outline Package (SOP)
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions, specifically the
warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/.
© 2000 Fairchild Semiconductor Corporation
KA2803B • Rev. 1.0.8
10
www.fairchildsemi.com