DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MAX6960 查看數據表(PDF) - Maxim Integrated

零件编号
产品描述 (功能)
生产厂家
MAX6960 Datasheet PDF : 35 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
4-Wire Serially Interfaced
8 x 8 Matrix Graphic LED Drivers
Table 5. Frame Modulation with Pixel Intensity
PIXEL
GRADUATION
BIT
BIT
PIXEL
INTENSITY
SETTING
PATTERN OF MULTIPLEX CYCLES FOR WHICH A PIXEL IS ENABLED
0 1 2 3 4 5 6 7 8 9 10 11
Both
11
Full
111111111111
Arithmetic
10
2/3
101101101101
Geometric
10
1/2
101010101010
Arithmetic
01
1/3
010010010010
Geometric
01
1/4
010001000100
Both
00
Off
000000000000
Table 6. Panel Configuration
GLOBAL PANEL CONFIGURATION
REGISTER
PLANES/INTENSITY
(PI BIT)
COLOR
(C BIT)
0
0
0
1
PIXEL-LEVEL
INTENSITY
CONTROL
1 bit per pixel
1 bit per pixel
1
0
2 bits per pixel
1
1
2 bits per pixel
DISPLAY TYPE
DISPLAY MAPPING
ADDRESSES PER PLANE
Monocolor
RGY
Monocolor
RGY
16 red contiguous
8 red contiguous,
8 green contiguous
16 red contiguous,
16 red contiguous
16 red
(2 noncontiguous groups of 8),
16 green
(2 noncontiguous groups of 8)
DISPLAY
PLANES
AVAILABLE
4
4
2
2
green. The MAX6960 uses display memory planes to
store the display images. A memory plane is the exact
amount of memory required to store the display image.
The memory plane architecture allows one plane to be
used to refresh the display, while at least one other plane
is available to build up the next image. The global plane
counter register (Table 30) allows the plane used to
refresh the display to be selected either directly on com-
mand, or automatically under MAX6960 control.
Automatic plane switching can be set from 63 plane
changes a second to one plane change every 63s.
Display Memory Addressing
The MAX6960 contains 64 bytes of display mapping
memory. This display memory provides four memory
planes (of 16 bytes) when 1-bit-per-pixel intensity con-
trol is selected, or two memory planes (of 32 bytes)
when 2-bits-per-pixel intensity control is used (Table 6).
The 64 bytes of display memory in a MAX6960 could
be accessed with 6 bits of addressing on a driver-by-
driver basis.
The MAX6960 uses a 14-bit addressing scheme. The
address map encompasses up to 256 MAX6960 dri-
vers, all connected to the host through a common 4-
wire interface, and also interconnected through a local
3-wire interface. The purpose of the 3-wire interface is
to actively segment the 14-bit address space among
the (up to) 256 MAX6960s.
The total display memory is already partitioned among
these MAX6960 drivers in a register format. The
MAX6960s repartition these registers to appear as con-
tiguous planes of display memory, organized by color
(red, then green) and then into planes (P0 to P4)
(Table 6).
Register Addressing Modes
The MAX6960 accepts 8-bit, 16-bit, and 24-bit trans-
missions. All MAX6960s sharing an interface receive
and decode all these transmissions, but the content of
a transmission determines which MAX6960s store and
use a particular transmission, and which discard it
(Table 7).
10 ______________________________________________________________________________________

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]