DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

NLV14490PG(2013) 查看數據表(PDF) - ON Semiconductor

零件编号
产品描述 (功能)
生产厂家
NLV14490PG
(Rev.:2013)
ON-Semiconductor
ON Semiconductor ON-Semiconductor
NLV14490PG Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
MC14490
TYPICAL APPLICATIONS
ASYMMETRICAL TIMING
In applications where different leading and trailing edge
delays are required (such as a fast attack/slow release timer.)
Clocks of different frequencies can be gated into the
MC14490 as shown in Figure 6. In order to produce a slow
attack/fast release circuit leads A and B should be
interchanged. The clock out lead can then be used to feed
clock signals to the other MC14490 packages where the
asymmetrical input/output timing is required.
IN
OUT
MC14490
OSCin
OSCout
MC14011B
MULTIPLE TIMING SIGNALS
As shown in Figure 8, the Bounce Eliminator circuits can
be connected in series. In this configuration each output is
delayed by four clock periods relative to its respective input.
This configuration may be used to generate multiple timing
signals such as a delay line, for programming other timing
operations.
One application of the above is shown in Figure 9, where
it is required to have a single pulse output for a single
operation (make) of the push button or relay contact. This
only requires the series connection of two Bounce
Eliminator circuits, one inverter, and one NOR gate in order
to generate the signal AB as shown in Figures 9 and 10. The
signal AB is four clock periods in length. If the inverter is
switched to the A output, the pulse AB will be generated
upon release or break of the contact. With the use of a few
additional parts many different pulses and waveshapes may
be generated.
A
B
EXTERNAL
CLOCK
fC
÷N
fC/N
Figure 6. Fast Attack/Slow Release Circuit
LATCHED OUTPUT
The contents of the Bounce Eliminator can be latched by
using several extra gates as shown in Figure 7. If the latch
lead is high the clock will be stopped when the output goes
low. This will hold the output low even though the input has
returned to the high state. Any time the clock is stopped the
outputs will be representative of the input signal four clock
periods earlier.
IN
OUT
MC14490
OSCin
OSCout
1
15
B.E. 1
Aout
Ain
14
B.E. 2
Bin
2
Bout
3
13
B.E. 3
Cout
Cin
12
B.E. 4
Din
4
Dout
5
11
B.E. 5
Eout
Ein
10
B.E. 6
Fin
6
Fout
CLOCK
MC14011B
LATCH = 1
UNLATCH = 0
Figure 7. Latched Output Circuit
7
OSCin
CLOCK
9
OSCout
Figure 8. Multiple Timing Circuit Connections
http://onsemi.com
7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]