DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MT9072AB 查看數據表(PDF) - Zarlink Semiconductor Inc

零件编号
产品描述 (功能)
生产厂家
MT9072AB
ZARLINK
Zarlink Semiconductor Inc ZARLINK
MT9072AB Datasheet PDF : 275 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT9072
Data Sheet
Data Link
T1/J1 Mode
• Three methods are provided to access the
datalink:
1. TxDL and RxDL pins support transmit and
receive datalinks
2. Bit Oriented Messages are supported via
internal registers
3. An internal HDLC can be assigned to
transmit/receive over the FDL in ESF mode
E1 Mode
• Two methods are provided to access the
datalink:
1. TxDL and RxDL pins support transmit and
receive datalinks over the Sa4~Sa8 bits
2. An internal HDLC can be assigned to
transmit/receive data via the Sa4~Sa8 bits
• In transparent mode, if the Sa4 bit is used for
an intermediate datalink, the CRC-4 remainder
can be updated to reflect changes to the Sa4
bit
One Embedded Floating HDLC per Framer
• Flag generation and Frame Check Sequence (FCS) generation and detection, zero insertion and deletion
• Continuous flags, or continuous 1s are transmitted between frames
• Transmit frame-abort
• Invalid frame handling:
• Frames yielding an incorrect FCS are tagged as bad packets
• Frames with fewer than 25 bits are ignored
• Frames with fewer than 32 bits between flags are tagged as bad packets
• Frames interrupted by a Frame-Abort sequence remain in the FIFO and an interrupt is generated
• Access is provided to the receive FCS
• FCS generation can be inhibited for terminal adaptation
• Recognizes single byte, dual byte and all call addresses
• Independent, 32 byte deep transmit and receive FIFOs
• Receive FIFO maskable interrupts for nearly full and overflow conditions
• Transmit FIFO maskable interrupts for nearly empty and underflow conditions
• Maskable interrupts for transmit end-of–packet and receive end-of-packet
• Maskable interrupts for receive bad-frame (includes frame abort)
• Transmit-to-receive and receive-to-transmit loopbacks are provided
• Transmit and receive bit rates and enables are independent
• Frame aborts can be sent under software control and they are automatically transmitted in the event of a
transmit FIFO underrun
T1/J1 Mode
• Assignable to the ESF Facility Data Link or any
other channel
E1 Mode
• Assignable to timeslot-0, bits Sa4~Sa8 or any
other timeslot
3
Zarlink Semiconductor Inc.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]