DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

RL0512PAQ-712 查看數據表(PDF) - PerkinElmer Inc

零件编号
产品描述 (功能)
生产厂家
RL0512PAQ-712 Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
Linear Photodiode Array
Imagers
Horizontal Shift Registers
Charge packets collected in the photo-
diodes as light is received are converted
to a serialized output stream through a
buried-channel, two-phase CCD shift
register that provides high charge trans-
fer efficiency at shift frequencies up to
40 MHz. The PerkinElmer 5-volt CCD
process used in this design enables
low-power, high-speed operation
with inexpensive, readily available
driver devices.
The transfer gate (ØTG) controls the
movement of charge packets from the
photodiodes to the CCD shift register.
During charge integration, the voltage
controlling the transfer gate is
held in its low state to isolate the
photodiodes from the shift register.
When transfer of charge to the shift
register is desired, øTG is switched to
its high state to create a transfer
channel between the photodiodes and
the shift register. The charge transfer
sequence, detailed in Figure 4, proceeds
as follows:
After readout of a particular image line
(n), the shift register is empty of charge
and ready to accept new charge packets
from the photodiodes representing
image line (n+1). To begin the transfer
sequence, the horizontal clock pulses
(ø1 and ø2) are stopped with ø1 held in
its high state, and ø2 in its low state.
The transfer gate voltage phase (øTG) is
then switched high to start the transfer
of charge to the shift register. Once the
transfer gate reaches its high state, the
photo gate voltage (øPG) is set high to
complete the transfer. It is recom-
mended that the photo gate voltage be
held in the high state for at least 0.1 µs
to ensure complete transfer. After this
interval, the photo gate voltage is
returned to its low state, and when
that is completed, the transfer gate
voltage is also returned to the low
state. The details of the transfer timing
are shown in Figure 3 with ranges and
tolerances in Table 1.
After transfer, the charge is transported
along the shift register by the alternate
action of two horizontal phase voltages
Figure 3: Transfer Timing Diagram
ØPG
t2
ØTG
ØAB
t1
t3
t4
t8
t6
t5
t6
t7
Ø1
VOut
Notes:
1. Transition and dark pixels
2. Active pixels
Note 1
Table 1. Transfer Timing Requirements
Item
Sym
Delay of øTG falling edge from
t1
øPG falling edge
Delay of øTG rising edge from end
of ø1 and ø2 clocks
t2
Delay of øAB rising edge from
t3
øPG falling edge
øTG pulse width
t4
øPG pulse width
t5
Rise/fall time
t6
Integration time
t7
øAB pulse width
t8
Note 1: 750ns is the typical time to fully reset the photodiode.
Note 2
Min
5 ns
0 ns
5 ns
100 ns
100 ns
10 ns
0 ns
-
Typ Max
20 ns
-
10 ns
-
5 ns
-
500 ns
-
400 ns
-
20 ns
-
-
-
750 ns1 -
Figure 4: Readout Timing Waveforms
t1
Ø1
Ø2
t6
t4
ØRG
t2
t5
www.perkinelmer.com/opto
DSP-101 01H - 7/2002W Page 3

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]