DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SC1189SWTR(2004) 查看數據表(PDF) - Semtech Corporation

零件编号
产品描述 (功能)
生产厂家
SC1189SWTR
(Rev.:2004)
Semtech
Semtech Corporation Semtech
SC1189SWTR Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SC1189
POWER MANAGEMENT
Component Selection (Cont.)
sider conduction losses to determine FET suitability.
For a 5V in; 2.8V out at 14.2A requirement, typical FET
losses would be:
Using 1.5X Room temp RDS(ON) to allow for temperature rise.
FET type
IRL34025
IRL2203
RDS(on) (m)
15
10.5
PD (W)
1.69
1.19
Package
D2Pak
D2Pak
INPUT CAPACITORS - since the RMS ripple current in the
input capacitors may be as high as 50% of the output
current, suitable capacitors must be chosen accordingly.
Also, during fast load transients, there may be restrictions
on input di/dt. These restrictions require useable energy
storage within the converter circuitry, either as extra
output capacitance or, more usually, additional input ca-
pacitors. Choosing low ESR input capacitors will help maxi-
mize ripple rating for a given size.
Si4410
20
2.26
S0-8
BOTTOM FET - Bottom FET losses are almost entirely due
to conduction. The body diode is forced into conduction at
the beginning and end of the bottom switch conduction
period, so when the FET turns on and off, there is very
little voltage across it, resulting in low switching losses.
Conduction losses for the FET can be determined by:
PCOND = IO2 RDS(on) (1− δ)
For the example above:
FET type
IRL34025
RDS(on) (m)
15
PD (W)
1.33
Package
D2Pak
GATE RESISTOR SELECTION - The gate resistors for the
top and bottom switching FETs limit the peak gate current
and hence control the transition time. It is important to
control the off time transition of the top FET, it should be
fast to limit switching losses, but not so fast as to cause
excessive phase node oscillation below ground as this can
lead to current injection in the IC substrate and erratic
behaviour or latchup. The actual value should be deter-
mined in the application, with the final layout and FETs.
CURRENT SENSE, LIMIT, DROOP AND OFFSET
The converter is protected and it’s loadline shaped by the
signals generated from the sense resistor and associated
components.
IRL2203
10.5
Si4410
20
0.93
1.77
D2Pak
S0-8
Each of the package types has a characteristic thermal
impedance. For the surface mount packages on double
sided FR4, 2 oz printed circuit board material, thermal
impedances of 40oC/W for the D2PAK and 80oC/W for the
SO-8 are readily achievable. The corresponding tempera-
ture rise is detailed below:
V CS
INDUCTOR
VOSENSE
CURRENT LIMIT CIRCUIT
RD
RF
RS
Ra
Rb
Rc
DROOP
AND
OFFSET
CIRCUIT
Io
Vo
+
Rload
FET type
IRL34025
IRL2203
Si4410
Temperature Rise (OC)
Top FET
Bottom FET
67.6
53.2
47.6
37.2
180.8
141.6
It is apparent that single SO-8 Si4410 are not adequate
for this application, but by using parallel pairs in each
position, power dissipation will be approximately halved
and temperature rise reduced by a factor of 4.
Current Limit, Droop and Offset circuit
Current Limit is given by
IOLIM = VCS.(RD+RF)/(RS.RF)
At no load the output voltage is given by:
V =V *(1+(Ra.Rb)/(Rc*(Ra+Rb))
O O(nom)
so the offset is:
VOS=VO(nom)*1000*(Ra.Rb)/(Rc*(Ra+Rb))
and the droop is calculated as:
V =Io*R *Rb/(Ra+Rb)
D
S
where RS is in m, VOS and VD in mV
For a full design procedure for droop and offset, see Appli-
cation Note AN97-9, “Using Droop and Vout Offset for im-
proved transient response”.
2004 Semtech Corp.
10
www.semtech.com

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]