DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SP708TCP 查看數據表(PDF) - Signal Processing Technologies

零件编号
产品描述 (功能)
生产厂家
SP708TCP
Sipex
Signal Processing Technologies Sipex
SP708TCP Datasheet PDF : 18 Pages
First Prev 11 12 13 14 15 16 17 18
tWP
+3.3V
WDI 0V
+3.3V
WDO 0V
+3.3V
RESET*
0V
+3.3V
RESET* 0V
tWD
tWD
tWD
tRS
* externally triggered LOW by MR,
RESET is for the SP813L/813M only
Figure 14. Watchdog Timing Waveforms
To build an early-warning circuit for power
failure, connect the PFI pin to a voltage divider
as shown in Figure 16. Choose the voltage
divider ratio so that the voltage at PFI falls
below 1.25V just before the +5V regulator drops
out. Use PFO to interrupt the µP so it can prepare
for an orderly power-down.
Manual Reset
The manual-reset input (MR) allows RESET to
be triggered by a pushbutton switch. The switch
is effectively debounced by the 140ms
minimum RESET pulse width. MR is TTL/
CMOS logic compatible, so it can be driven by
an external logic line. MR can be used to force
a watchdog timeout to generate a RESET pulse
in the SP706P/R/S/T-SP708R/S/T series.
Simply connect WDO to MR.
+3.3V
VRT
VRT
VCC
0V
WDO
+3.3V
0V
+3.3V
RESET
0V
tRS
tRS
MR*
+3.3V
0V
*externally driven LOW
tMD
tMR
Figure 15. Timing Diagrams with WDI Tri-stated. The RESET Output is the Inverse of the RESET Waveform
Shown.
Rev. 10-17-00
SP706 +3.0/ +3.3 Low Power Microprocessor Circuits
11
© Copyright 2000 Sipex Corporation

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]