DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

VSC8169QR 查看數據表(PDF) - Vitesse Semiconductor

零件编号
产品描述 (功能)
生产厂家
VSC8169QR Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
VITESSE
SEMICONDUCTOR CORPORATION
Preliminary Data Sheet
VSC8169
OC-48 (FEC) 16:1 SONET/SDH
MUX with Clock Generator
The customer can select to provide either a 77.76MHz (up to 84.38MHz- FEC) reference (recommended),
or the 2x of that reference, 155.52MHz (up to 168.75MHz-FEC). REF_FREQSEL is used to select the desired
reference frequency. REF_FREQSEL = 0designates REFCLK input as 77.76MHz (up to 84.38MHz-FEC),
REF_FREQSEL = 1designates REFCLK input as 155.52MHz (up to 168.75MHz - FEC) . For use with the
VSC9210 FEC Encoder/Decoder chipset running at 2.654208Gb/s, REF_FREQSEL = 0should be selected
with the REFCLK input as 82.944MHz (serial rate divided by 32).
The REFCLK should be of high quality since noise on the REFCLK below the loop band width of the PLL
will pass through the PLL and appear as jitter on the output. Preconditioning of the REFCLK signal with a
VCXO may be required to avoid passing REFCLK noise with greater than 4ps RMS of jitter to the output. The
VSC8169 will output the REFCLK noise in addition to the intrinsic jitter from the VSC8169 itself during such
conditions.
Low-Speed Inputs
The incoming low-speed data and reference clock input are received by LVPECL inputs D[15:0] and REF-
CLK. Off-chip termination of these inputs is required. For AC-coupling, a bias voltage suitable for AC-cou-
pling needs to be provided. See Figure 7 for external biasing resistor scheme..
In most situations these inputs will have high transition density and little DC offset. However, in cases
where this does not hold, direct DC connection is possible. All serial data inputs have the same circuit topology,
as shown in Figure 7. If the input signal is driven differentially and DC-coupled to the part, the mid-point of the
input signal swing should be centered about this common mode reference voltage (VCMI) and not exceed the
maximum allowable amplitude. For single-ended, DC-coupling operations, it is recommended that the user pro-
vides an external reference voltage. The external reference should have a nominal value equivalent to the com-
mon mode switch point of the DC-coupled signal, and can be connected to either side of the differential gate.
Figure 7: AC Termination of Low-Speed LVPECL REFCLK, D[15:0] Inputs
Chip Boundary
Split-end equivalent termination is ZO to VTERM
R1 = 83R2 = 125, Zo=50, VTERM = VCC-2V
VCC
R1
ZO
CIN
VCC = 3.3V
R1||R2 = ZO
VCCR2 + VEER1
R1+R2
= VTerm
R2
VEE
VCC
R1
ZO
CIN
R2
VEE
VEE = 0V
CIN TYP = 100nF
for AC operation
G52230-0, Rev 3.6
01/02/01
© VITESSE SEMICONDUCTOR CORPORATION 741 Calle Plano Camarillo, CA 93012
Tel: (800) VITESSE FAX: (805) 987-5896 Email: prodinfo@vitesse.com
Internet: www.vitesse.com
Page 5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]