DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MCM69L817ZP6R 查看數據表(PDF) - Signal Processing Technologies

零件编号
产品描述 (功能)
生产厂家
MCM69L817ZP6R
Sipex
Signal Processing Technologies Sipex
MCM69L817ZP6R Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PIN ASSIGNMENTS
Pin 1-N.C.-No Connection
Pin 2-VIN B-Analog Input B
Pin 3-VIN A- Analog Input A
Pin 4-AGND-Analog Ground
Pin 5-VSS-Digital Ground
Pin 6-SCLK-Serial Clock Input
Pin 7-DOUT Digital Data Output
Pin 8-STATUS- High During Conversion
Pin 9-CS-Chip Select Bar Input High Deselects
chip Low Selects chip
Pin 10-SD-Shutdown Input, logic low power
up, logic high = powerdown
Pin 11-VDD Digital +5V supply
Pin 12-VDA Analog +5V supply
Pin 13-OffADJ-A External Offset Adjust A
Pin 14-OffADJ-B External Offset Adjust B
Pin 15-REFOUT-Voltage Reference Output
Pin 16-GAINADJ-External Gain Adjustment
N.C. 1
16 GAIN ADJUST
VIN B 2
15 REF OUT
VIN A 3
14 OFFSET ADJ. B
AGND 4
VSS 5
13 OFFSET ADJ. A
SP8530
12 VDA
SCLK 6
11 VDD
DOUT 7
10 PD
STATUS 8
9 CS
FEATURES
The SP8530 is a two channel simultaneous
sampling, 12-Bit serial out data acquisition
system. The device contains a high speed 12-bit
analog to digital converter, internal reference,
and sample and hold circuitry for both channels.
The patented, simultaneous sampling feature of
this monolithic integrated circuit, permits the
user to measure and convert the analog
information on each of two channels at the same
time, thus preserving the relevant temporal
information of the applied signals, precisely.
This unique feature permits the SP8530 to
ideally fit applications where the information
content is carried on dual carriers, such as
in-phase and quadrature phase systems.
Further, S2ADC™ architecture permits the
sampling of such signals without the necessity
of demodulating or further conditioning of the
carrier prior to conversion, potentially saving
significant amounts of other support electronics.
It is also suited to measure instantaneous
transfer functions between input signals and
their corresponding output signal.
Such measurements are commonly made in test
equipment and PIN electronics as well as in
many other systems where instantaneous cause
and effect relationships are monitored.
The SP8530 permits the user to convert each
channel and digitally subtract the result in
external logic to produce a precise digital
differential result.
The SP8530 is fabricated in Sipex' Bipolar
Enhanced CMOS Process that permits state-of-
the-art design using bipolar devices in the
analog/linear section and extremely low power
CMOS in digital/logic section.
CIRCUIT OPERATION
The operating circuit in Figure 1 shows a simple
circuit required to operate the SP8530. The
conversion is controlled by the user supplied
signal Chip Select Bar (CS) which selects and
deselects the device, and a system clock (SCLK).
A high level applied to CS asynchronously
clears the internal logic, puts the sample & hold
(CDAC) into sample mode and places the DOUT
(Data Output) pin in a high impedance state.
Conversion is initiated by falling edge on CS in
slave mode at which point the selected input
voltages are held and a conversion is started. A
delay of 90ns is required between the falling
edge of CS and the first rising of SCLK.
SP8530DS/01
SP8530 S2ADCTM - Simultaneous Sampling Analog to Digital Converter
5
© Copyright 2000 Sipex Corporation

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]