DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

56F8123 查看數據表(PDF) - Freescale Semiconductor

零件编号
产品描述 (功能)
生产厂家
56F8123
Freescale
Freescale Semiconductor Freescale
56F8123 Datasheet PDF : 140 Pages
First Prev 131 132 133 134 135 136 137 138 139 140
• Because the device’s output signals have fast rise and fall times, PCB trace lengths should be minimal
• Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance.
This is especially critical in systems with higher capacitive loads that could create higher transient currents
in the VDD and VSS circuits.
• Take special care to minimize noise levels on the VREF, VDDA and VSSA pins
• Designs that utilize the TRST pin for JTAG port or EOnCE module functionality (such as development or
debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means
to assert TRST independently of RESET. Designs that do not require debugging functionality, such as
consumer products, should tie these pins together.
• Because the Flash memory is programmed through the JTAG/EOnCE port, the designer should provide an
interface to this port to allow in-circuit Flash programming
12.3 Power Distribution and I/O Ring Implementation
Figure 12-1 illustrates the general power control incorporated in the 56F8323/56F8123. This chip
contains two internal power regulators. One of them is powered from the VDDA_OSC_PLL pin and cannot
be turned off. This regulator controls power to the internal clock generation circuitry. The other regulator
is powered from the VDD_IO pins and provides power to all of the internal digital logic of the core, all
peripherals and the internal memories. This regulator can be turned off, if an external VDD_CORE voltage
is externally applied to the VCAP pins.
In summary, the entire chip can be supplied from a single 3.3 volt supply if the large core regulator is
enabled. If the regulator is not enabled, a dual supply 3.3V/2.5V configuration can also be used.
Notes:
• Flash, RAM and internal logic are powered from the core regulator output
• VPP1 and VPP2 are not connected in the customer system
• All circuitry, analog and digital, shares a common VSS bus
VDDA_OSC_PLL
OCS
REG
VDD
ROSC
REG
VCAP
I/O
CORE
VSS
Figure 12-1 Power Management
VDDA_ADC
ADC
VREFH
VREFP
VREFMID
VREFN
VREFLO
VSSA_ADC
56F8323 Technical Data, Rev. 17
138
Freescale Semiconductor
Preliminary

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]