DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CL10K30A 查看數據表(PDF) - Clear Logic

零件编号
产品描述 (功能)
生产厂家
CL10K30A
Clear-Logic
Clear Logic Clear-Logic
CL10K30A Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LIBERATOR CL10K30A
AC Electrical Specifications
I/O Element Timing Parameters [5]
Speed: -1
Symbol
Parameter
Min Max
tIOD IOE Register Data Delay
2.2
tIOC IOE Register Control Signal Delay
0.3
tIOCO IOE Register Clock to Output Delay
0.2
tIOCOMB IOE Combinatorial Delay
0.5
tIOSU IOE Register Setup Time Before Clock
1.4
tIOH IOE Register Hold Time After Clock
0.9
tIOCLR IOE Register Clear Delay
0.7
Output Buffer and Pad Delay
tOD1 Slow Slew Rate = off, VCCIO = VCCINT
1.9
tOD2
Output Buffer and Pad Delay
Slow Slew Rate = off, VCCIO = Low Voltage
4.8
tOD3
Output Buffer and Pad Delay
Slow Slew Rate = on
7.0
tZX Output Buffer Disable Delay[6]
2.2
Output Buffer Disable Delay
tZX1
Slow Slew Rate = off, VCCIO = VCCINT[6]
2.2
Output Buffer Disable Delay
tZX2 Slow Slew Rate = off, VCCIO = Low
5.1
Voltage[6]
Output Buffer Disable Delay
tZX3
Slow Slew Rate = on[6]
7.3
tINREG
IOE Input Pad and Buffer to IOE Register
Delay
4.4
tIOFD IOE Register Feedback Delay
3.8
tINCOMB
IOE Input Pad and Buffer to Interconnect
Delay
3.8
Speed: -2
Min Max
2.6
0.3
0.2
0.6
1.7
1.1
0.8
2.2
5.6
8.2
2.6
2.6
6.0
8.6
5.2
4.5
4.5
Speed: -3
Min Max
3.4
0.5
0.3
0.8
2.2
1.4
1.0
Unit
ns
ns
ns
ns
ns
ns
ns
2.9
ns
7.3
ns
10.8
ns
3.4
ns
3.4
ns
7.8
ns
11.3
ns
6.8
ns
5.9
ns
5.9
ns
10KA tbl 06C
Page 9

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]