DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STM817LDS6E 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
STM817LDS6E
STMICROELECTRONICS
STMicroelectronics STMICROELECTRONICS
STM817LDS6E Datasheet PDF : 43 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
STM690A/692A/703/704/802/805/817/818/819
2
Operation
Operation
2.1
Reset output
The STM690A/692A/703/704/802/805/817/818/819 Supervisor asserts a reset signal to the
MCU whenever VCC goes below the reset threshold (VRST), a watchdog time-out occurs, or
when the Push-button Reset Input (MR) is taken low. RST is guaranteed to be a logic low
(logic high for STM805) for 0V < VCC < VRST if VBAT is greater than 1 V. Without a backup
battery, RST is guaranteed valid down to VCC =1 V.
During power-up, once VCC exceeds the reset threshold an internal timer keeps RST low for
the reset time-out period, trec. After this interval RST returns high.
If VCC drops below the reset threshold, RST goes low. Each time RST is asserted, it stays
low for at least the reset time-out period (trec). Any time VCC goes below the reset threshold
the internal timer clears. The reset timer starts when VCC returns above the reset threshold.
2.2
Push-button reset input (STM703/704/819)
A logic low on MR asserts reset. Reset remains asserted while MR is low, and for trec (see
Figure 41) after it returns high. The MR input has an internal 40 kΩ pull-up resistor, allowing
it to be left open if not used. This input can be driven with TTL/CMOS-logic levels or with
open-drain/collector outputs. Connect a normally open momentary switch from MR to GND
to create a manual reset function; external debounce circuitry is not required. If MR is driven
from long cables or the device is used in a noisy environment, connect a 0.1 µF capacitor
from MR to GND to provide additional noise immunity. MR may float, or be tied to VCC when
not used.
2.3
Watchdog input (NOT available on STM703/704/819)
The watchdog timer can be used to detect an out-of-control MCU. If the MCU does not
toggle the Watchdog Input (WDI) within tWD(1.6 sec typ), the reset is asserted. The internal
watchdog timer is cleared by either:
1. a reset pulse, or
2. by toggling WDI (high-to-low or low-to-high), which can detect pulses as short as 50ns.
If WDI is tied high or low, a reset pulse is triggered every 1.8 sec (tWD + trec).
The timer remains cleared and does not count for as long as reset is asserted. As soon as
reset is released, the timer starts counting (see Figure 42).
Note: 1 The watchdog function may be disabled by floating WDI or tri-stating the driver connected to
WDI. When tri-stated or disconnected, the maximum allowable leakage current is 10 µA and
the maximum allowable load capacitance is 200 pF.
2 Input pulses less than 20 ns will be ignored.
Doc ID 10522 Rev 10
13/43

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]