DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

VSC7217UC 查看數據表(PDF) - Vitesse Semiconductor

零件编号
产品描述 (功能)
生产厂家
VSC7217UC
Vitesse
Vitesse Semiconductor Vitesse
VSC7217UC Datasheet PDF : 36 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
VITESSE
SEMICONDUCTOR CORPORATION
Preliminary Datasheet
VSC7217
Multi-Gigabit Interconnect Chip
Transmitter Functional Description
Transmitter Data Bus
Each VSC7217 transmit channel has an 8-bit input transmit data character, Tn(7:0), and two control inputs,
C/Dn and WSENn. The C/Dn input determines whether a normal data character or a special “K-character” is
transmitted, and the WSENn input initiates transmission of a 16-character “Word Sync Sequence” used to align
the receive channels. These data and control inputs are clocked either on the rising edge of REFCLK, on the
rising edge of TBCn, or within the data eye formed by TBCn. When not using REFCLK, each channel uses
either its own TBCn input, or the TBCA input. The transmit interface mode is controlled by TMODE(2:0), as
shown in Table 1.
When used, the TBCn inputs must be frequency locked to REFCLK. No phase relationship is assumed. A
small skew buffer is provided to tolerate phase drift between TBCn and REFCLK. This buffer is recentered by
the RESETN input, and the total phase drift after recentering must be limited to ±180° (where 360° is one char-
acter time). Each channel has an error output, TBERRn, that is asserted HIGH to indicate that the phase drift
between TBCn and REFCLK has accumulated to the point that the elastic limit of the skew buffer has been
exceeded and a transmit data character has been either dropped or duplicated. This error can not occur when
input timing is referenced to REFCLK. The TBERRn output timing is identical to the low-speed receiver out-
puts, as selected by RMODE(1:0) in Table 5.
Table 1: Transmit Interface Input Timing Mode
TMODE(2:0)
000
001
010
011
100
101
110
111
Input Timing Reference
REFCLK Rising Edge
Reserved
TBCA Rising Edge
TBCn Rising Edge
TBCA Data Eye
TBCn Data Eye
The following figures show the possible relationships between data and control inputs and the selected
input timing source. Figure 2 shows how REFCLK is used as an input timing reference. This mode of opera-
tion is used in the VSC7211 and VSC7214. Figure 3 and Figure 4 show how TBCn is used as an input timing
reference. When TBCn is used to define a data eye (see Figure 4), it functions as an additional data input that
simply toggles every cycle.
Note that the REFCLK and TBCn inputs are not used directly to clock the input data. Instead, an internal
PLL generates edges aligned with the appropriate clock. The arrows on the rising edges of these signals define
the reference edge for the internal phase detection logic. An internal clock is generated at 1/10 the serial trans-
G52325-0, Rev. 3.0
6/14/00
© VITESSE SEMICONDUCTOR CORPORATION
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896
Page 3

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]