DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LF2247 查看數據表(PDF) - LOGIC Devices

零件编号
产品描述 (功能)
生产厂家
LF2247 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
DEVICES INCORPORATED
LF2247
Image Filter with Coefficient RAM
the DN register on the rising edge of
CLK. When ENBN is HIGH, data on
FIGURE 2. SERIAL DATA FORMAT
DN9-0 is not latched into the DN
register and the register contents will
FIRST 16-BIT WORD
SECOND 16-BIT WORD
not be changed.
ENBA — Row Address Input Enable
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
0 0 0 1 0 1 1 1 1 1 1 0 1 1 0 0XXXXX0 0 0 1 0 0 0 1 1 0 0
ROW
DATA FOR
DON'T
DATA FOR
1
ADDRESS
COEFFICIENT REGISTER 4
CARES
COEFFICIENT REGISTER 3
The ENBA input allows the row
address register to be updated on each
clock cycle. When ENBA is LOW,
THIRD 16-BIT WORD
2
FOURTH 16-BIT WORD
data on A4-0 is latched into the row
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
address register on the rising edge of
XXXXX0 0 1 1 0 1 0 0 1 0 0XXXXX1 1 1 1 1 1 0 0 1 0 0
3
CLK. When ENBA is HIGH, data on
DON'T
DATA FOR
DON'T
DATA FOR
A4-0 is not latched into the row
CARES
COEFFICIENT REGISTER 2
CARES
COEFFICIENT REGISTER 1
address register and the register
contents will not be changed.
4
SHOWN IS SERIAL DATA STREAM TO LOAD ROW ADDRESS 2 WITH:
COEFFICIENT REGISTER 1 = 7E4
OEN — Output Enable
COEFFICIENT REGISTER 2 = 1A4
COEFFICIENT REGISTER 3 = 08C
COEFFICIENT REGISTER 4 = 7EC
5
When OEN is LOW, S15-0 is enabled
for output. When OEN is HIGH, S15-0
is placed in a high-impedance state. formed if the accumulator control
SEN — Serial Input Enable
6
input ACC is LOW. When FSEL is
OCEN — Clock Enable
HIGH, the data input is assumed to be The SEN input enables the shifting of
When OCEN is LOW, data in the pre-
mux register (accumulator output) is
loaded into the output register on the
next rising edge of CLK. When OCEN
is HIGH, data in the pre-mux register
in integer two’s complement format,
and the lower 16 bits of the accumula-
tor are presented at the output. No
rounding is performed when FSEL is
HIGH.
serial data through the registers in the
coefficient register file. When SEN is
LOW, serial data on SDIN is shifted
into the coefficient register file on the
rising edge of SCLK. SEN must
remain LOW until all four coefficients
7
8
is held preventing the output
register’s contents from changing (if
ACC — Accumulator Control
FSEL does not change). Accumulation The ACC input determines whether
have been clocked in. SEN does not
need to be pulsed between consecu-
tive data sets. It can remain LOW
9
continues internally as long as ACC is internal accumulation is performed on while the entire register file is loaded
HIGH, despite the state of OCEN.
the data input during the current
clock cycle. If ACC is LOW, no
by a constant bit stream. When SEN is
10 HIGH, data can not be shifted into the
FSEL — Format Select
accumulation is performed, the prior register file and the register file’s
When FSEL is LOW, the data input
during the current clock cycle is
assumed to be in fractional two’s
complement format, and the upper 16
bits of the accumulator are presented
at the output. Rounding of the
accumulator result to 16 bits is per-
accumulated sum is cleared, and the
current sum of products is output. If
FSEL is also LOW, one-half LSB
rounding to 16 bits is performed on
the result. When ACC is HIGH, the
emerging product is added to the sum
of the previous products, without
additional rounding.
contents will not be changed. When
enabling the coefficient register file for
serial data input, the LF2247 requires
a HIGH to LOW transition of SEN in
order to function properly. Therefore,
SEN needs to be set HIGH immedi-
ately after power up to ensure proper
operation of the serial input circuitry.
11
Video Imaging Products
3
08/16/2000–LDS.2247-H

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]