DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

WM8199 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
WM8199
CIRRUS
Cirrus Logic CIRRUS
WM8199 Datasheet PDF : 32 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
WM8199
Production Data
OFFSET DAC BLOCK: OFFSET (BLACK-LEVEL) ADJUST
The resultant signal V1 is added to the Offset DAC output.
V2
=
V1 + {260mV (DAC[7:0]-127.5) } / 127.5 ..................... Eqn. 4
PGA NODE: GAIN ADJUST
The signal is then multiplied by the PGA gain,
V3
=
V2 208/(283- PGA[7:0]) .............................................. Eqn. 5
ADC BLOCK: ANALOGUE-DIGITAL CONVERSION
The analogue signal is then converted to a 16-bit unsigned number, with input range configured by
PGAFS[1:0].
D1[15:0] = INT{ (V3 /VFS) 65535} + 32767 PGAFS[1:0] = 00 or 01 ...... Eqn. 6
D1[15:0] = INT{ (V3 /VFS) 65535}
PGAFS[1:0] = 11 ............... Eqn. 7
D1[15:0] = INT{ (V3 /VFS) 65535} + 65535 PGAFS[1:0] = 10 ............... Eqn. 8
where the ADC full-scale range, VFS = 3V
OUTPUT INVERT BLOCK: POLARITY ADJUST
The polarity of the digital output may be inverted by control bit INVOP.
D2[15:0] = D1[15:0]
D2[15:0] = 65535 – D1[15:0]
(INVOP = 0) ...................... Eqn. 9
(INVOP = 1) ...................... Eqn. 10
OUTPUT FORMATS
The digital data output from the ADC is available to the user in 8 or 4-bit wide multiplexed formats by
setting control bit MUXOP[1:0]. Latency of valid output data with respect to VSMP is programmable
by writing to control bits DEL[1:0]. The latency for each mode is shown in the Operating Mode Timing
Diagrams section.
Figure 17 shows the output data formats for Modes 1 – 2 and 4 – 6. Figure 18 shows the output data
formats for Mode 3. Table 2 summarises the output data obtained for each format.
MCLK
8+8-BIT
OUTPUT
4+4+4+4-BIT
OUTPUT
A
B
AB CD
MCLK
8+8-BIT
OUTPUT
A
B
4+4+4+4-BIT
OUTPUT
ABABC D
Figure 17 Output Data Formats
(Modes 1 2, 4 6)
Figure 18 Output Data Formats
(Mode 3)
OUTPUT
FORMAT
MUXOP[1:0] OUTPUT
PINS
OUTPUT
8+8-bit
multiplexed
00, 01, 10
OP[7:0]
A = d15, d14, d13, d12, d11, d10, d9, d8
B = d7, d6, d5, d4, d3, d2, d1,d0
4+4+4+4-bit
11
OP[7:4] A = d15, d14, d13, d12
(nibble)
B = d11, d10, d9, d8
C = d7, d6, d5, d4
D = d3, d2, d1, d0
Table 2 Details of Output Data Shown in Figure 17 and Figure 18.
w
PD, Rev 4.4, July 2008
18

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]